浮點運算單元 的英文怎麼說

中文拼音 [diǎnyùnsuàndānyuán]
浮點運算單元 英文
floating point unit
  • : Ⅰ動詞1 (漂在液體表面) float; drift 2 [方言] (在水裡游) swim Ⅱ形容詞1 (在表面上的) superfici...
  • : Ⅰ名詞1 (液體的小滴) drop (of liquid) 2 (細小的痕跡) spot; dot; speck 3 (漢字的筆畫「、」)...
  • : Ⅰ動詞1 (物體位置不斷變化) move; revolve 2 (搬運; 運輸) carry; transport 3 (運用) use; wield...
  • : Ⅰ動詞1 (計算數目) calculate; reckon; compute; figure 2 (計算進去) include; count 3 (謀劃;計...
  • 浮點 : [計算機] floating decimal; floating point
  • 運算 : [數學] operation; arithmetic; operating
  1. 2 montoye r k, hokenek e, runyon s l. design of the ibm risc system 6000 floating - point execution unit. ibm journal of research and development, 1990, 34 : 59 - 71. 3 oberman s. floating - point arithmetic unit including an efficient close data path

    我們採用90納米cmos標準工藝以及synopsys自動布局布線流程進行實驗,實驗結果表明該演法在高性能雙通路結構的加減中引入后,可以使得近路徑的延遲整體降低10 . 2 % ,且演法本身沒有造成新的關鍵路徑。
  2. Fpu float point unit

    浮點運算單元
  3. After that, it gives the measures of designing dsp ' s assembler as a part of the dsp ' s software development environment together with the c - compiler. moreover, this paper explores the method of design the floating - point arithmetic unit. referring to the ieee754 - 1985 standard for binary floating - point arithmetic, the algorithm and the behavior description of floating - point adder and multiplier is given, and the simulation and verification is shown at the end of this paper

    此外,本文還對處理器的浮點運算單元設計做了初步的研究,以ansi ieee - 754數二進制標準為參考,借鑒了經典的定加法器和乘法器的設計,嘗試性的給出了加法和乘法的實現模型和行為級上的硬體描述,並對其進行模擬和驗證。
  4. Floating - point unit is a special microprocessor circuitry unit that deals with floating - point arithmetic operations, which is widely used in scientific arithmetic, cpu, dsp ( digital signal processing ) and image processing, the thesis discusses how to implement high - performance floating - point processing unit based on the research of its implementation algorithm and its implementation structure

    浮點運算單元( fpu )是處理器中專門進行的電路,廣泛應用在科學計、 cpu 、 dsp和圖象處理。論文從浮點運算單元的實現演法和結構的研究出發,討論如何實現高性能浮點運算單元
  5. Based on s698 technology, obt - devsys - s698 is one of the serial s698 - mil application development systems including 32 - bit embedded processor with 32 64 - bit fpu 160mhz processing speed sram memory controller flash memory controller uart ps 2 led interrupter controller, etc. the bus interfaces is composed of i2c spi magnetic card interface and ic card interface. obt - devsys - s698 carries on the advantages of s698 serial module such as compact structure and reasonable composition

    Obt - devsys - s698是s698系列嵌入式處理器開發板中的一員,其上包括:具有32 64 - bit浮點運算單元的32 - bit嵌入式處理器,主頻160mhz , sram存儲器, flash存儲器具有三路uart介面,一路ps 2介面, led發光二極體控制電路,中斷操作按鈕其外擴總線包括i2c總線介面spi總線介面磁卡介面智能卡介面等。
  6. Thirdly dct is implemented using chen fast dct algorithm. we transform float - point arithmetic into fixed - point arithmetic, which meeting the precision requirements of the ieee 1180 standard, to accord with fixed - point c6201 dsps

    隨后在dct變換編碼中,採用chen快速dct演法,在保證idct精度符合ieee1180標準條件下,將dct系數轉化為與c6201定dsps相適應的定系數。
分享友人