介面邏輯電路 的英文怎麼說

中文拼音 [jièmiànluódiàn]
介面邏輯電路 英文
logic glue
  • : Ⅰ名詞1 (頭的前部; 臉) face 2 (物體的表面) surface; top 3 (外露的一層或正面) outside; the ri...
  • : Ⅰ動1. (巡察) patrol 2. [書面語] (遮攔) blockⅡ名詞1. (巡察) patrol 2. [書面語] (山溪的邊緣) edge
  • : Ⅰ動詞(編輯; 輯錄) collect; compile; edit Ⅱ名詞(整套書籍、資料的各個部分) part; volume; division
  • : Ⅰ名詞1 (有電荷存在和電荷變化的現象) electricity 2 (電報) telegram; cable Ⅱ動詞1 (觸電) give...
  • : 1 (道路) road; way; path 2 (路程) journey; distance 3 (途徑; 門路) way; means 4 (條理) se...
  • 介面 : joggle; nozzle; mouthpiece; [計算機] interface
  • 邏輯 : logic
  • 電路 : [訊] circuit (ckt); electric circuit; electrocircuit電路板 circuit board; 電路保持 guard of a c...
  1. Physical units transmit information to and from the microcomputer via appropriate interface logic.

    各種實體設備能夠通過適當的介面邏輯電路對計算機傳輸(輸入或輸出)信息。
  2. In the hardware design, the paper completes modules ’ design like outside memory, patulous a / d, patulous d / a, rs232 communication, ecan communication, led control, keyboard control, distant control, emulation, reset, logic voltage switch, dsp supply power regulate and ac - dc power circuit, as well as room layout design like anterior panel, back panel etc. and dsp transfers data with peripheral equipments except outside memory using serial ports. besides, the whole circuit is configured in interrupt response. thus, it can meet system demand as well as take full advantage of tms320f2812 ’ s hardware resource. in the software design, the paper finishs programs like the interface programms intercommunicates with people, the distant control program, ad and da modules ’ control program, in addition, the paper select the velocity and acceleration state - feedback algorithm and is written in the program. the software design uses dsp integrate exploiting environment named ccs2. 2 of ti inc. as software instrument, and programs with the combination of c language and assembly language. moreover, in order to maintenance or modify the software expediently and shorten software ’ s exploitation time, the design adopt software modularization technique. finally, some air cylinder experiments are carried out to proved that the pneumatic controller is very practical

    在硬體設計中,本文完成了片外存儲器擴展、 a / d擴展、 d / a擴展、 rs232通信、 ecan通信總線、液晶顯示控制、鍵盤控制、遠程控制、模擬、復位、平轉換、 dsp工作源校正和ac - dc源等模塊設計以及控制器前板、後板等的空間布局設計。其中dsp與除外部存儲器的外圍設備之間的數據傳送全部採用串口通信,同時系統配置成中斷響應方式,這樣既滿足了系統要求,又充分利用了tms320f2812的硬體資源。在軟體設計中,本文完成了人機界功能模塊、遠程控制模塊、 ad擴展模塊、 da擴展模塊、速度和加速度狀態反饋的控制演算法的程序設計。
  3. By thorough analysis and synthetize this paper made a frame of the system of intelligent instrument and its hardware structure. as followed, this paper depicted design details of intelligent instrument " s hardware, it included the design of interface circuit, data commutations and digital logic of dsp, mcu, internet ' s chip and isp ' s apparatus etc., and have designed schematic map and circuit. so it accomplished the full design of hardware / software of the new type intelligent instrument

    本文具體給出了新型智能儀器硬體結構及實現,描述了智能儀器硬體設計細節,包括數字信號處理器、單片機、 internet接入晶元、可編程數字/模擬器件等在新型智能儀器中的設計、數據通信設計和數字設計等,詳細地給出了設計原理圖和圖;給出了新型智能儀器的軟體設計細節,從而完成了新型智能儀器完整的軟硬體設計。
  4. ( 4 ) the design of the amalgamative logical circuit and the interface of adjudicate dsp little system

    ( 4 )融合和判決dsp小系統的設計。
  5. Nowadays, all functions of a calculator including calculating units, display driver, keyboard interface and so on, are integrated on one single chip

    現代計算器使用一塊集成晶元來完成各種運算、顯示驅動和鍵盤等完整功能,依賴的是高度集成的動態cmos和微碼設計技術。
  6. Secondly, the composition and function of expander board is introduced, the paper describes a detail developing process of selecting component, design interface circuit, protract pcb with protel and design pci interface logic and user ' s logic. with ahdl and max + plus. in addition this paper discusses how to debug pci board, and give the simulation waveform and the result of debug. on the base of all functions is ture, this paper introduce the config registers and memory of bu - 61580, realize the interrupt function and communication based on mil - std - 1553b

    首先分析了擴展板的組成、功能,對pci和擴展板的內部進行詳細設計,並根據其資源要求進行器件選擇,然後使用protel工具進行板的製作。另外,本文還紹了擴展板的調試方法,給出了模擬波形和調試結果。在此基礎上,本文闡述了協議晶元的配置方法,實現了1553b通訊擴展板間的通訊及中斷功能,達到了開發技術指標。
  7. In addition, the interface problem and the logic relative of the superior processor are solved by using a cpld

    此外,使用可編程器件( cpld )實現功能及系統的關系實現。
  8. With turning the scale of asic ( appl ication specified integrated circuits ) to s0c ( system on chip ), which conunon1y is composed of mcu, specified function ip cores, memory, periphery interface etc, the ip reuse techno1ogy is very important in s0c design flow, which can realize the constructions of different levels components. the approach of configurable system, method and design f1ow for udsm ( u1tra deep sub micron ) asic, logic system design using hdl 1anguage, coding style, static and dynamic verification strategy are a1so presented in chapter 2. in chapter 3 we study the vlsi - - dsp architecture design, dense computation and high speed high performance digital signal processing unit structure, which includes high speed mac components and distributed arithmetic unit

    在工程設計方法及結構化設計和高層次綜合的研究中,紹了在深亞微米工藝條件使用的方法和asic設計流程,討論了高層次綜合的核心如何從描述推出構成的設計思,針對不同目標的設計技巧討論了採用hdl語言進行系統設計的方法,給出了用vhdl語言進行代碼設計時的規范和風格,在向soc的驗證策略討論了動態和靜態的驗證技術,提出了進行單獨模塊驗證、晶元的全功能驗證和系統軟硬體協同驗證的整體策略。
  9. The hardware of the system is composed of a high - speed optical - isolator circuit, a first - in / first - out dual - port memory buffer circuit, a pci interface chip ql5032, and a logic control circuit

    系統的硬體部分是由高速光隔離,雙埠fifo存儲緩沖, pci總線ql5032及控制等組成。
  10. Then we explicate the hardware design in details, including implementing ad convert, extending multiple serial communications and external memory, and using cpld do some logic controls. thereby we implement abundance simulation interface, flexible digital interface and serial communication interface. at last we describe the software design, including software design of cpld basing on vhdl and software design of dsp

    本文首先紹飛行模擬訓練系統的主要組成;接著說明飛控計算機整體系統方案的設計;然後詳細說明飛控計算機硬體平臺的設計,包括ad轉換、多串口通信、外部存儲器的擴展以及採用可編程器件cpld實現控制等幾部分,體現了系統豐富的模擬、方便靈活的數字和串列通信;最後是軟體部分的編程,包括cpld部分的硬體描述語言程序設計,和dsp部分相關的程序設計。
  11. In this paper we discuss mca circuit, the sequential logic for mca data collection, for the setting of the uld, lld and the gain of pga, as well as the combinational logic for decoding circuits of the computer interface, based on cpld

    本文詳細論述了利用cpld實現的脈沖幅度多道及其數據採集的時序控制、閾值設定和程式控制放大倍數設定的時序控制四川大學碩士學位論文、以及與計算機的譯碼等組合控制
  12. In the hardware design, the analog circuit, high - speed a / d convertor, storage control logic and vxibus interface are discussed. the results of the simulation and analysis of the circuits are given

    在模塊的硬體設計部分中,著重對信號調理、高速a / d轉換器、高速存儲控制以及vxi總線等內容進行了討論,給出了具體的設計和關鍵器件的說明,並對部分模擬和數字進行了模擬分析。
  13. Concretely, on the basis of describing the communication specification of arinc 429 with enhanced parallel port ( epp ), the standard and the module application of dsp and cpld, the thesis has proposed the design of the arinc 429 technology based on dsp system. at first, the function and the application of each module of the system and the operation principle of high - performance cmos bus interface circuit hs - 3282 chip which forms the main body of the data diversion of the interface module are introduced. secondly, the hardware structure of the interface module is described in detail, mainly including data latch and buffer circuit, choice circuit of transmission rate, etc. and then the design philosophy and flow charts of the software are fully discussed, such as the basic requirement of software, the design and realization of the function

    本文在簡單的論述了pc並口協議( epp )與dsp之間的通信方法、 cpld模塊控制應用和arinc429的通訊規范的基礎上,給出了基於dsp的arinc429通訊的設計方案:對通訊板中各模塊的功能和應用以及構成數據轉換主體的總線晶元hs - 3282的工作原理做了說明;紹了本設計所用的dsp和cpld的功能概況;詳細敘述了通訊板模塊的硬體結構設計,其中,對數據緩沖、數據傳輸速率選擇控制等各關鍵點做了重點紹;具體闡述了軟體設計思想及流程圖,包括軟體的基本要求和功能的設計與實現;接著從埠譯碼單元、 i / o通道、平轉換等方進行了模塊的軟、硬體調試;最後,給出了測試結果,對研製工作做了總結,對本設計的優缺點各做了評述。
  14. In data sampling circuit, high - speed, complex programmable logic device cpld technique is used. high - speed double - port ram, control sampling time sequence logic, cpu interfaces and bus circuit are implemented in cpld. sampling speed is up to 80mhz, sampling depth is ik - byte, and cpld can fulfill the requirement of the software arithmetic to sampling

    在數據採集中採用了高速復雜可編程器件cpld技術,晶元內設計有高速雙埠ram 、控制采樣時序及cpu、總線等,采樣速率高達80mhz ,采樣深度1k位元組,很好地解決了超聲波微位移傳感器軟體演算法對采樣的要求,並可實現在線升級,大大提高了系統的整體性能。
  15. Thesis is from the electric power school campus the net need analyze to commence, to the net " s logic network that electric power school campus introduction, its purpose the design design with physics network and the network applied the etc. aspect to proceedsed detailed, completely want a forerunner, practical campus net of developments

    論文從力學校校園網需求分析入手,對力學校校園網的設計和物理網設計以及網應用等方進行了比較詳細、全紹,其目的是要建設一個先進、實用的校園網。
  16. Then, with considering the technical problem that existed in the applying process of the frequency modulation inductance sensor, the integration of the data acquisition circuitry and interface circuitry of this kind of sensor have been studied and the circuitry system with better performance using pld has been developed. at the end of this thesis, the measuring software and some experiments that tests the whole system are introduced

    然後,針對調頻式感傳感器在過去使用中遇到的技術難題,對該類傳感器數據採集及微機進行了集成化研究,採用可編程器件技術設計出了高性能的儀器數據採集及控制系統的硬體系統,最後編制了測量軟體且進行了一系列驗證系統性能的測量實驗。
  17. Circuit design is the basis of design of demultiplexer. speed, power and chip area are the main factors that should be considered in circuit design. every circuit structure has its merits and drawbacks, e. g. cmos logic family has a slower speed, but lower power, smaller area, scfl ( source couple fet logic ) family has a higher speed, but higher power, larger area. we should choose a proper circuit structure or their mixed structure for certain design to get a good tradeoff among the three factors. flip - flop is the fundamental element of demultiplexer, setup time and hold up time are key factors, which influence the speed of circuit, thus the design aim is how to reduce them. in this thesis we place emphasis on the design of scfl latches

    速度、功耗、積是設計要考慮的主要因素,不同的形式具有不同的優缺點,如cmos互補功耗低,積小,速度相對較慢; scfl (源極耦合fet速度高,功耗和積較大。所以要針對具體設計需要選用適當的形式或其組合結構,以滿足設計要求。觸發器是分接器的基本組成單元,建立時間和保持時間是影響速度的關鍵,所以減小建立時間和保持時間是觸發器設計的主要目標,本文著重紹了scfl鎖存器的設計和優化方法。
  18. Based on the requirement of the data storage of aerospace craft, the purpose of this dissertation is to study the high speed solid - state storage technique interface logic with compactflash card array. the design scheme of a suit of high speed solid - state storage system used with ti " tms320vc5402, lattice " isplsi 3448 and sandisk compacflash card are expatiated. in addition, the paper also gives the material realization scheme of the experiment circuit and interface logic simulation analyzing

    本論文以高速cf卡陣列固態存儲技術的設計為主要內容,闡述了利用ti公司的tms320vc5402 、 lattice公司的isplsi3448 、 sandisk公司的compactflashcard等組成的高速cf卡陣列固態存儲系統的設計方案,並給出了實驗實現方案和的模擬分析。
  19. Particularly set forth scm control circuit, principle and realization process of dc electromotor in creeping machine, the design of logic circuit and principle of interface card, the design of precise location installation, the choice of sensor, its principle and realization process, including the concrete process of realization by software

    詳細闡述了爬行器中直流動機驅動裝置的單片機控制設計、工作原理及實現過程;的設計和工作原理;精確定位裝置的設計、傳感器的選用、工作原理,包括各項工作的具體軟體實現過程。
  20. The logic analysis and circuit design of vme bus interface iogic

    總線分析和設計
分享友人