硬線邏輯系統 的英文怎麼說

中文拼音 [yìngxiànluótǒng]
硬線邏輯系統 英文
hard wired logic system
  • : 形容詞1 (堅硬) hard; stiff; tough 2 (剛強; 堅定; 強硬) strong; firm; tough; obstinate 3 (勉...
  • : 名詞1 (用絲、棉、金屬等製成的細長的東西) thread; string; wire 2 [數學] (一個點任意移動所構成的...
  • : Ⅰ動1. (巡察) patrol 2. [書面語] (遮攔) blockⅡ名詞1. (巡察) patrol 2. [書面語] (山溪的邊緣) edge
  • : Ⅰ動詞(編輯; 輯錄) collect; compile; edit Ⅱ名詞(整套書籍、資料的各個部分) part; volume; division
  • : 系動詞(打結; 扣) tie; fasten; do up; button up
  • : Ⅰ名詞1 (事物間連續的關系) interconnected system 2 (衣服等的筒狀部分) any tube shaped part of ...
  • 邏輯 : logic
  • 系統 : 1. (按一定關系組成的同類事物) system 2. (有條理的;有系統的) systematic
  1. At the same time, it also illustrates the superiority of this kind of communication by introducing the profibus field bus. take the transformation of focke packaging machine as an example, the main content is as follows : 1st, to analyze the plc control system of s5 series, and determine the concrete functions that the new plc control system hopes to achieve as well as how to achieve the goal through studying the work program of the original one ; 2nd, to demonstrate the advantage of the field bus in the process of digital alternation by introducing the principle agreement of field bus profibus ; 3rd, to achieve each function of the original control system through using siemens ' s plc control system in the design of hardware and step 7 in the software as well as designing and compiling control system of focke packaging machine ; 4th, to use fm455 for controlling temperature not only can meet the system ’ s severe request for temperature and efficiently avoid many demerits of the temperature control instrument but also can bring convenience for operation and maintenance ; 5th, to use the intouch configuration software to compile monitor and control program can accomplish the goal for real - time surveillance and control of the production line, while setting some parameters can provide a powerful alarming function

    以改造focke包裝機為例,主要內容如下: 1 、通過熟悉原有控制的工作流程,分析了原s5列可編程控制器的控制,確定新的可編程控制器控制需要實現的具體功能以及其實現方法; 2 、在本數據交互中,通過介紹profibus現場總原理協議,論述了現場總在工業通訊中的優點; 3 、下位機體設計上使用西門子可編程控制器控制,軟體平臺採用西門子step7 ,設計和編制了focke包裝機控制軟體,實現了原有控制的各項功能; 4 、本對溫度要求嚴格,採用溫控儀表控制溫度不能滿足要求,而且溫控儀表操作和維護都不方便,因此採用fm455溫度控制模塊進行溫度控制,滿足了對溫度的要求,同時又有效地避免了溫控儀表在操作和維護上的缺陷; 5 、在監控上,使用intouch組態軟體設計了的監控界面,從而實現了對生產的實時監控,並且可以通過界面設置的一些參數,同時提供了較強大的報警功能。
  2. In the hardware design, the paper completes modules ’ design like outside memory, patulous a / d, patulous d / a, rs232 communication, ecan communication, led control, keyboard control, distant control, emulation, reset, logic voltage switch, dsp supply power regulate and ac - dc power circuit, as well as room layout design like anterior panel, back panel etc. and dsp transfers data with peripheral equipments except outside memory using serial ports. besides, the whole circuit is configured in interrupt response. thus, it can meet system demand as well as take full advantage of tms320f2812 ’ s hardware resource. in the software design, the paper finishs programs like the interface programms intercommunicates with people, the distant control program, ad and da modules ’ control program, in addition, the paper select the velocity and acceleration state - feedback algorithm and is written in the program. the software design uses dsp integrate exploiting environment named ccs2. 2 of ti inc. as software instrument, and programs with the combination of c language and assembly language. moreover, in order to maintenance or modify the software expediently and shorten software ’ s exploitation time, the design adopt software modularization technique. finally, some air cylinder experiments are carried out to proved that the pneumatic controller is very practical

    體設計中,本文完成了片外存儲器擴展、 a / d擴展、 d / a擴展、 rs232通信介面、 ecan通信總介面、液晶顯示控制、鍵盤控制、遠程控制、模擬、復位、電平轉換、 dsp工作電源校正電路和ac - dc電源等模塊設計以及控制器前面板、後面板等的空間布局設計。其中dsp與除外部存儲器的外圍設備之間的數據傳送全部採用串口通信,同時電路配置成中斷響應方式,這樣既滿足了要求,又充分利用了tms320f2812的體資源。在軟體設計中,本文完成了人機界面功能模塊、遠程控制模塊、 ad擴展模塊、 da擴展模塊、速度和加速度狀態反饋的控制演算法的程序設計。
  3. The subject has mainly finished designing and debugging software and hardware of a / d decode module, fpga video processing module, video data frame deposit module, base clock produce module, d / a encode module, i2c bus control module, etc. a / d decode module gathers analog tv signals and realize video decode ; fpga video processing module deals with the data after decoding and produces systematic logic control signal ; video data frame deposit module offers the buffering area to a large n umber of high - speed video data ; base clock produce module through input basic video signal offers system accurate relevant synchronous signal ; under control of video processing module d / a decode module convert digital video data into compound tv signal which can be shown in tv directly ; i2c bus control module is used to initialize the chip of system by simulating i * c bus timing

    本課題主要完成了a d解碼模塊、 fpga視頻處理模塊、視頻數據幀存模塊、基準時鐘產生模塊、 d a編碼模塊、 i ~ 2c總控制模塊等部分軟、體設計及調試。其中a d解碼模塊採集模擬電視信號實現視頻解碼; fpga視頻處理模塊對解碼后的數據進行去噪處理的同時還負責控制;視頻數據幀存模塊為大量高速的視頻數據提供緩沖區;基準時鐘產生模塊通過輸入基準視頻信號為提供精確的相關同步信號; d a編碼模塊在視頻處理模塊的控制下把數字視頻數據轉換成復合電視信號供顯示用: i ~ 2c總控制模塊模擬i ~ 2c總時序實現對中編、解碼晶元的初始化。
  4. The hardware has two input channels of high - speed analog signal, with the signal amplitude of 0 - 5v, the conversion precision of 12bits, and the maximum sampling rate of 400ksps. this system includes 4 dsps ( adsp 2181 ), which can be arranged as a pipe line processing array. many algorithms can be realized in this system

    體有兩路模擬數據採集通道,模擬信號輸入范圍為0 ? 5v ,轉換精度為12位,最高采樣率400ksps ;包含4片dsp ( adsp2181 )構成的流水型的處理陣列,可用於實現各種演算法;的控制由fpga完成。
  5. On basis of the development of modern control technology and apply of the network technology and locale bus - mastering technology , this text analyzes the essential element for produce of wire - roll mill : principle of assign for speed ; expatiates in detail on the network structure and communication protocol of ethernet and profibus - dp ; concretely describes the forms of control system configuration , the function and features of its software and hardware designs ; also, introduces mainly control function of control system, , for example , sequence control 、 loop control 、 fly shear control and operation and monitor function etc

    基於現代控制技術的發展、網路技術以及現場總技術的應用,本文分析了材生產的基本要素:速度的分配原則;分析了工業以太網ethernet和現場總profibus - dp的結構和通訊協議。主要說明plc控制的組織結構形式,的軟體設計的功能和特點。同時,詳細介紹了控制的主要控制功能,如控制、活套控制、飛剪控制以及操作監控功能等等。
  6. Describes the design and realization of partial run - time reconfigurable fpga in detail. in order to reduce the affect of the reconfiguration time on system execution time, mostly static circuit design method in logical design stage and incremental routing method in component implementation stage are proposed. the fft parallel processing algorithm is examined through vvp platform

    本章詳細闡述了基於vvp平臺的多sharc功能插板的具體體實現,以動態重構fpga設計為核心,論述了局部動態重構fpga設計流程和方法,提出了極大靜態電路設計方法和遞增式布方法,以達到減小動態重配置時間,提高運行效率的目的。
  7. The hardware of the system is composed of a high - speed optical - isolator circuit, a first - in / first - out dual - port memory buffer circuit, a pci interface chip ql5032, and a logic control circuit

    體部分是由高速光電隔離電路,雙埠fifo存儲緩沖電路, pci總介面電路ql5032及控制電路等組成。
  8. The basic working principles and characteristics of srm will be described firstly in this paper, as well as its developing survey and researching directions. and then the srd system will be separated into several function parts to be introduced respectively in details : ( 1 ) to analyze the basic characteristics of the srm including electromagnetism, current and torque of every angle field of the rotor based on the subsection - linearized inductance characteristics of stator windings and several idealized supposes. ( 2 ) how to design and realize the h - bridge converter, and the method to use it ; ( 3 ) how to design and realize the controller based on dsp ( tms320f240 ) and the control strategies, as well as the program ; ( 4 ) to introduce the monitor program running in a pc, which is programmed by delphi

    本文首先介紹了srm的基本工作原理和特點以及srd發展概況和研究方向,然後以srd的功能構成為索分部分進行介紹: ( 1 ) srm的特性及控制策略分析,在電感分段性化等簡化條件下分析得出了各個轉子位置角度區間的電磁、電流和轉矩特性並分析了控制策略; ( 2 )分析設計了h橋式功率變換器的設計和工程實現的方法,並設計了基於這種功率變換器的換相; ( 3 )分析設計了以dsp為核心的控制器以及控制方法,並介紹了該控制器的軟體實現; ( 4 )介紹了如何用delphi編制實現上位機監控程序。
  9. The system uses the permanent magnet synchronous machine as the driver motor based on the idea of polygonal flux linkage locus and the permanent magnet brush - less motor is as the momentum balance motor by means of speed and current loop in order to track driver motor precisely and rapidly. the harmonious control of driver motor and balance motor is realized by making full use of the dsp hardware resource and complicated programmable logic device. the software design is composed of c and assembly language to realize motor control arithmetic of polygonal flux linkage locus

    衛星天伺服控制以正弦波永磁同步電機作為驅動電機,採用多邊形磁鏈軌跡法(電壓空間矢量法)的控制策略;動量平衡電機採用永磁無刷直流電機,通過電流環、速度環達到快速、精確跟蹤驅動電機的目的,確保了衛星姿態恆定;設計方案中充分利用了dsp體資源和復雜陣列實現了驅動電機和平衡電機的協調控制,並通過c語言和匯編語言的混合編程實現了電機的多邊形磁鏈軌跡控制演算法。
  10. Becausc of using the advanced dsp, popu1ar high speed pci bus and laxge scale fpga, using vhdl hardware descriptive language to design the interface logic, the level of designed hardware is to a certain degree

    由於採用了先進的dsp處理晶元和結構、流行的高速總pci總、大規模fpga及vhdl體描述語言進行介面設計,使得本設計的整個具有相當的水平。
  11. Because of using the advanced dsp, popular high speed pci bus and large scale fpga, using vhdl hardware descriptive language to design the interface logic, the level of designed hardware is to a certain degree

    由於採用了先進的dsp處理晶元和結構、流行的高速總pci總、大規模fpga及vhdl體描述語言進行介面設計,使得整個具有相當高的數據處理能力。
  12. In the first part of this paper, different kinds of usual network architecture of parallel - processing multi - processors are studied. based on adsp - 21160 serial digital signal processors from ad company, close - coupled flexible hardware network architecture is selected as the network architecture of the system, because of which the hardware logical architecture of the system can be recomposed on line according to the acquirement of different algorithms

    本文第一部分研究了各種常見的并行處理網路結構,基於ad公司的adsp - 21160列數字信號處理晶元,選擇緊耦合的柔性體結構作為該的并行處理結構,使得結構可以根據演算法的要求在重組。
  13. And more than 70 % hardware are tested during microcode self - test since the execution of micro program can cover other data paths. boundary scan is designed according to ieee1149. 1, and some other instructions such as degug, runbist are provided to support internal fault testing, online debugging and built - in self - test besides the several necessary insructions. internal scan is implemented by partial scan, through this the boundary of logic component and user - cared system registers can be selected to be scanned

    Bist用於測試cpu的微碼rom ,其它ram則利用微碼rom中的微程序進行測試,而微程序的運行則可以順帶覆蓋其它數據通路,從而使高達70 %的體得到測試;邊界掃描按ieee1149 . 1標準設計,除必備的幾條邊界掃描指令外,還提供了debug 、 runbist等指令以支持內部故障測試、在調試及內建自測試;內部掃描採用部分掃描策略,選擇部件的邊界及用戶關心的寄存器進行掃描,從而實現了劃分,方便了后續的測試碼產生和故障模擬,並為在調試打下了基礎。
  14. For the high - speed digital signal processing, the structure of fpga and dsp is widespreadly adopted. dsp is more featured in the implementation of complicated algorithm, while field programming gate array ( fpga ) shows more advantage in its flexibility of design, simplicity of system configuration, modification and maintenance. in the paper, the hardware system of the spaceborne radar is based on the structure of fpga and dsp, of which the signal processing part is accomplished with one fpga chip and multi dsps

    Dsp適合完成結構復雜的演算法;現場可編程陣列( fpga )適合完成高效、演算法固定的任務;與專用集成電路( asic )相比, fpga優點主要在於其很強的靈活性、可在配置、修改和維護方便等優點。本文工程中的星載雷達信號處理和控制就是採用dsp + fpga的方式。其中信號處理採用的是xilinx公司的virtex -和virtex列fpga和多片analogdevices公司的tigersharcts101的體電路結構。
  15. In hardware design, a storage bus arbiter with a scalable interface for data acquiation channels was realized by fpga ( field programmable gates array ), by which multi daq channels were supported

    體設計中,利用fpga設計了包含可擴展的數據採集通道介面的存儲總仲裁,支持多通道數據採集。
  16. With the help of newly developed advance electronics design automation ( eda ) technology, some roles and tens or hundreds of components of traditional instruments could be replaced or redesigned by means of large scale programmable logic chip ( cpld / fpga ) with the characters of the high integration, designed with hdl ( hardware description language ) and supporting iap ( in application programming ) and isp ( in system programming )

    而隨著eda技術的飛速發展,大規模可編程晶元cpld fpga應運而生。這類晶元可以替代幾十甚至上百塊通用ic晶元,而且,因其可用體描述語言進行晶元設計、支持在編程和在編程等優點而備受青睞。
  17. The hardvvare consists of a / d converter, first in first out buffers, programmable logic device and pci bus controller s5933. the softvvare consists of hardware driver and application program

    體部分主要包括md轉換、先進先出數據緩存器、控制讀寫的可編程器件和pci總介面晶元s5933 ,軟體部分即數據採集卡的驅動程序和應用程序。
  18. Pipelining and parallel technology, accompanying with fast fifo as cache memory, instead of direct program operation, are adopted in the scheme and increase the transmitting speed dramatically ; fpga ( field programmable gate array ) is applied to realize the complex control logic of the system and makes it integrative, flexible and fast ; 386ex based embedded system, along with vxworks real - time operating system is introduced to substitute the microcontroller based system to simplify the hardware design and enhance the overall performance of ssr, and will make the system more easier to be applied to the projects in the future

    該設計方案採用了流水和并行技術,配以快速fifo緩存的方式取代了直接對flash進行編程的方式,極大地提高了閃存晶元存儲數據的速率;採用fpga技術實現的主要控制,集成度高、靈活性好、速度快;採用基於386ex的嵌入式及基於vxworks的嵌入式實時操作,取代單片機及其編程,提高了的整體性能,減輕了體設計的負擔,且使研發的延續性好。
分享友人