邏輯文件編號 的英文怎麼說

中文拼音 [luówénjiànbiānháo]
邏輯文件編號 英文
logical file number
  • : Ⅰ動1. (巡察) patrol 2. [書面語] (遮攔) blockⅡ名詞1. (巡察) patrol 2. [書面語] (山溪的邊緣) edge
  • : Ⅰ動詞(編輯; 輯錄) collect; compile; edit Ⅱ名詞(整套書籍、資料的各個部分) part; volume; division
  • : Ⅰ名詞1 (字) character; script; writing 2 (文字) language 3 (文章) literary composition; wri...
  • : Ⅰ量詞(用於個體事物) piece; article; item Ⅱ名詞1. (指可以一一計算的事物) 2. (文件) letter; correspondence; paper; document
  • : Ⅰ動詞1 (編織) weave; plait; braid 2 (組織; 排列) make a list; arrange in a list; organize; gr...
  • : 號Ⅰ名1 (名稱) name 2 (別號; 字) assumed name; alternative name3 (商店) business house 4 (...
  • 邏輯 : logic
  • 文件 : 1 (公文、信件等) document; file; papers; instrument 2 [自動化] file; 文件保護 file protection; ...
  • 編號 : 1 (按順序編號數) number 2 (編定的號數) identifier; serial number; 編號次序 numeral order; 編...
  1. The circuits driving the ccd and processing the video signal are implemented by means of cpld ( complex programmable logic device ) and hdl ( hardvvare description language ). the solution to solve the problem of multi - level logical competitive risks that occur in cpld circuits frequently was provided in details in the thesis

    Ccd的驅動電路和視頻信處理電路採用cpld (可)和hdl (硬體描述語言)實現,章對cpld電路中容易出現的多級冒險競爭情況作了專門的敘述和提出相應的解決方法。
  2. By thorough analysis and synthetize this paper made a frame of the system of intelligent instrument and its hardware structure. as followed, this paper depicted design details of intelligent instrument " s hardware, it included the design of interface circuit, data commutations and digital logic of dsp, mcu, internet ' s chip and isp ' s apparatus etc., and have designed schematic map and circuit. so it accomplished the full design of hardware / software of the new type intelligent instrument

    具體給出了新型智能儀器硬體結構及實現,描述了智能儀器硬體設計細節,包括數字信處理器、單片機、 internet接入晶元、可程數字/模擬器等在新型智能儀器中的介面電路設計、數據通信設計和數字設計等,詳細地給出了設計原理圖和電路圖;給出了新型智能儀器的軟體設計細節,從而完成了新型智能儀器完整的軟硬體設計。
  3. Because period narrow band signals are the main part of background noises, this thesis uses hardware description language to design a multi - band finite impulse response filter ( fir ) and downloads the program into filed programmable gate array to eliminate the period narrow - band interferences in the background noises

    3 )在現場環境中,背景干擾主要是周期性的窄帶,本利用硬體描述語言( vhdl )設計了一個多帶fir有限沖擊響應濾波器。應用到可中,消除了背景噪聲中的周期性干擾,為信的進一步處理提供盡可能幹凈的信
  4. To realize nolinear excitation controller, it must be improved that the disposal speed of nolinear excitation control " s signal. with analyzing and comparing all kinds of microcomputer excitation controller, a new microcomputer excitation control scheme is offered that is based on dsp controller while the cpld chip is utilized for realizing the function of pulse trigger. it is described in detail that the method of realizing controllable silicon digital logic by verilog hardware describe language and the designed digital pulse trigger " s veracity was validated by digital simulation

    進一步針對非線性勵磁控制要求信處理速度高、信息量大的特點,在對目前微機勵磁控制器分析基礎上,提出採用dsp控制器晶元作為核心處理器的微機勵磁控制器的解決方案,運用復雜可cpld晶元實現可控硅同步脈沖觸發單元,並簡要說明了verilog硬體描述語言和數字脈沖形成的方法,通過電路數字模擬對所設計的數字觸發單元進行了驗證。
  5. The paper is completed research of measurement and control system based on dsp under technology. the paper is designed a card with the data - collection conversion and control by adopting mainly tms320f240 among the dsps as kernel processor, with peripheric a / d and d / a circuit epm7128 ' s decode and latch circuit and isa interface circuit

    本論主要是採用數字信處理器dsp中的tms320f240作為核心處理器,結合外部的模數轉換和數模轉換電路、可epm7128的地址譯碼和鎖存電路和isa介面電路,設計了集採集、轉換、控制於一身的isa卡。
  6. The emphasis of this article is the design in the second period, which is based on the pic microchip interface, because at present embedded structure is adopted by most of medical instruments so that it can run separately without computer, hi this part the article specifically introduces the interface circuit of pic16f877 single - chip, which includes the acquisition of a / d signa ls and the serial communication between the single - chip and computer, the design of complex programmable logic device ( cpld ) and the using of hardware describe language ( vhdl ) to control the rotate speed of 4 - route stepping motors

    本論的重點是在設備的第二階段開發,它是基於pic系列單片機介面的硬體設計,主要是針對現階段大多數醫療設備都是採用嵌入式結構,它能夠脫離計算機單獨運行。在這部分詳細介紹了pic16f877單片機的外圍電路,包括a d信的採集、單片機與計算機的串列通信,可cpld硬體的設計,以及用硬體描述語言vhdl程來同時實現4路步進電機的轉速控制。
  7. This paper projects a utility subdividing drive system of step motor, which consists of digital control module, drive module and power module, it uses at89c52 single chip processor as the core, it realizes the external event or generates control signal by i / o interface, timer and external interruption, the system introduce pld device and isp technology to the design of phase sequencer, it simplified circuit and improved the anti - disturbing capability by using abel - hdl language, this system can realizes data memory, velocity digital control and led display, etc. this paper adopted firstly the single - chip technique to design control system, which replaced old complicated logic control circuit and simplified test process

    研究了一種實用的步進電機細分驅動系統,由數字控制模塊、驅動模塊和電源模塊組成,系統以at89c52單片機為核心,通過單片機的i o口、定時器計數器中斷來實現外部事監控以及控制信的產生,系統將可( pld )器和在系統程( isp )新技術引入到細分驅動環行分配器的設計,通過abel _ hdl語言程實現硬體軟化設計和重構,大大簡化了電路,並提高了電路抗干擾能力。使系統實現參數存儲,速度數字控制,數碼顯示,進退刀控制等功能。
  8. The paper mainly focuses on the software and hardware design that the data real - time processes of the sins, using the dsp and the cpld as the digital hardware platform. first, the paper describes the development of the sins and the practical engineering background of the thesis, emphatically analyses and fomulates mechanical calibration equation of the sins

    該論主要研究如何用數字信處理晶元( dsp : tms320vc33pga120 )和復雜可( cpld : epm7128stc - 100 )作為數字硬體平臺,實現捷聯式慣性導航系統( sins )高速實時數據處理的硬體、軟體設計。
分享友人