門控緩沖器 的英文怎麼說

中文拼音 [ménkònghuǎnchōng]
門控緩沖器 英文
gate buffer
  • : Ⅰ名詞1 (房屋、車船等的出入口 ) entrance; exit; door; gate 2 (形狀或作用像門的東西) switch; va...
  • : 動詞1 (告發;控告) accuse; charge 2 (控制) control; dominate 3 (使容器口兒朝下 讓裏面的液體慢...
  • : Ⅰ形容詞1 (遲; 慢) slow; unhurried 2 (緩和; 不緊張) not tense; relaxed Ⅱ動詞1 (延緩; 推遲) d...
  • : 名詞1. (器具) implement; utensil; ware 2. (器官) organ 3. (度量; 才能) capacity; talent 4. (姓氏) a surname
  1. It eliminates the need for agent blocks to have specific knowledge of ram array behind it. it takes care of protocols and latencies in an effort to simplify memory access by the agent blocks. agent blocks " see " a single linear frame buffer, all paging and bank swapping is handled by the and is transparent to the agent blocks

    在嵌入式系統晶元中高速存儲介面制電路是系統必不可少的重要組成部分,由於有了存儲介面的存在,使得系統內部客戶模塊不必專了解存儲本身的復雜特性,而只需關心傳輸協議和一些定義的遲滯參數,在客戶看來存儲僅僅是一個線性的幀,所有的換頁、區段切換都交由介面電路來處理,從而大大簡化了客戶對存儲操作的復雜度。
  2. With regard to the flow regulation of the best - effort traffic, the controllable traffic in high speed computer communication networks, the present paper proposes a novel control theoretic approach that designs a proportional - integrative ( pi ) controller based on multi - rate sampling for congestion controlling. based on the traffic model of a single node and on system stability criterion, it is shown that this pi controller can regulate the source rate on the basis of the knowledge of buffer occupancy of the destination node in such a manner that the congestion - controlled network is asymptotically stable without oscillation in terms of the buffer occupancy of the destionation node ; and the steady value of queue length is consistent with the specified threshold value

    本文從制理論的角度出發,針對計算機高速網際網路中最大服務交通流即能交通流的調節問題提出了一種基於多速率采樣的具有比例積分( pi )結構的擁塞制理論和方法,在單個節點的交通流的模型基礎上,運用制理論中的系統穩定性分析方法,討論如何利用信終端節點佔有量的比例加積分的反饋形式來調節信源節點的能交通流的輸入速率,從而使被網路節點的佔有量趨于穩定;同時使被網路節點的穩定隊列長度逼近指定的限值。
  3. The hardware designing include the interface with engine controller, such as d / a conversion. we chose the ad75089 which was produced by ad corp. this is a parallel port digital to analog conversion, and i give the presentation about its structure and connection scheme. in order to resolve the contradiction between faster computation and slower display, a buffer storage also needed

    第二部分詳細陳述了高速數據傳輸卡的軟、硬體設計過程,硬體設計包括dsp與pci總線的介面、 dsp與外部的介面、以及電路卡上的擴展數據區的設計,並使用專的工具軟體protel繪出全部硬體電路的設計原理圖。
分享友人