flip-flop circuit 中文意思是什麼

flip-flop circuit 解釋
觸發電路
  • flip : vi ( pp )1 用指頭彈;輕輕打。2 (用鞭子等)抽。3 叭嗒叭嗒地動;翻動紙張。4 跳上車。5 起強烈反應...
  • flop : vi ( pp )1 鼓翼;撲拍,跳動。2 啪嗒躺下[放下、坐下];〈美俚〉上床。3 突然轉變。4 徹底失敗。vt ...
  • circuit : n 1 (某一范圍的)周邊一圈;巡迴,周遊;巡迴路線[區域];迂路。2 巡迴審判(區);巡迴律師會。3 【...
  1. Design of a flip - flop circuit within digital logic analyzer based on fpga

    的邏輯分析儀觸發電路的設計
  2. Furthermore, low power flip - flop design by reducing the short - circuit power which relates with clock overlapping is also mentioned in this paper

    此外,由於觸發器的短路功耗和控制觸發器的時鐘信號的交迭程度有關,因此文章還對通過合理規劃時鐘信號的交迭來達到減少觸發器短路功耗的低功耗觸發器結構進行了討論。
  3. The whole pwm circuit contains two subcircuit, the front - end is pwm module that make up of the counter that based on nine mosfet true - single - phase - clock d flip - flop ; the back - end is demodulated module, which is consist of a three order chebyshev low - pass filter used trans - conductor capacitor. all the subcircuits are simulated. at last, an approving simulated result of the whole circuit is given too

    在調制部分,利用九管單相時鐘d觸發器構成計數器,並由此組成了脈沖寬度調制電路,同時給出了在典型溫度下的模擬結果;在解調部分,介紹了低通濾波器從無源到有源的設計方法,設計了三階切比雪夫低通跨導電容濾波器,同樣給出了相應的模擬結果;最後,作為將脈沖寬度調制電路和濾波器作為整體電路,以脈沖調頻波為輸入進行了模擬,取得了令人滿意的結果。
  4. In the meantime, the all sub - circuits are also designed and emulated carefully including inverter, rs type flip - flop, voltage reference circuit, error amplifier, voltage comparator, sawtooth - wave generator, pwm comparator, soft activation circuit and so on. as a result, all of the sub - circuits answer the requirements. this chip has taped out with the 0. 5um mix - signal process of csmc

    本文利用cadenceeda集成電路設計工具、 spectres模擬工具,對集成電路內的各個模塊包括反相器、基本rs觸發器、基準電壓電路、誤差放大電路、電壓比較電路、鋸齒波振蕩發生電路、 pwm比較電路、軟啟動電路、驅動電路等進行了具體的設計和模擬,且達到了預先設定的指標。
  5. In meantime, the all sub - circuits are also designed and emulated carefully including error amplifier, voltage reference circuit, voltage comparator, rs type flip - flop, soft - start circuit, sawtooth - wave generator, pwm comparator, current added circuit and so on

    其次對控制器內部晶元的各個模塊誤差放大電器、自舉電流電路、電壓基準源、電流求和電路、 rs觸發器和驅動電路等模塊進行了具體的設計和模擬的邏輯功能做了解釋。
  6. The whole circuit consists of a multiplier, an error amplifier, a comparator, a rs flip - flop, an and gate, and an inverter, etc. the electronic circuit simulator cadence is utilized to practice the detailed functional simulation of the general circuit and the subsystem circuits

    整個電路由模擬乘法器、誤差放大器、比較器、 rs觸發器、與門和倒相器等基本單元電路組成,採用工作站上的大型ic設計軟體cadence進行模擬。
  7. Circuit design is the basis of design of demultiplexer. speed, power and chip area are the main factors that should be considered in circuit design. every circuit structure has its merits and drawbacks, e. g. cmos logic family has a slower speed, but lower power, smaller area, scfl ( source couple fet logic ) family has a higher speed, but higher power, larger area. we should choose a proper circuit structure or their mixed structure for certain design to get a good tradeoff among the three factors. flip - flop is the fundamental element of demultiplexer, setup time and hold up time are key factors, which influence the speed of circuit, thus the design aim is how to reduce them. in this thesis we place emphasis on the design of scfl latches

    速度、功耗、面積是電路設計要考慮的主要因素,不同的電路形式具有不同的優缺點,如cmos互補邏輯電路功耗低,面積小,速度相對較慢; scfl (源極耦合fet邏輯)電路速度高,功耗和面積較大。所以要針對具體設計需要選用適當的電路形式或其組合結構,以滿足設計要求。觸發器是分接器的基本組成單元,建立時間和保持時間是影響電路速度的關鍵,所以減小建立時間和保持時間是觸發器設計的主要目標,本文著重介紹了scfl鎖存器的設計和優化方法。
  8. As emphasis, we propose a new backward width - flrst search circuit partitioning method with flip - flop as core for synchronous sequential circuits. and then based on it, we develop a new circuit parallel tg algorithm

    最後重點對電路并行方法進行了研究,提出了一種新的以觸發器為核且消除大功能塊之間反饋的寬度優先反向搜索同步時序電路劃分方法。
  9. Detail specification for electronic component. semiconductor integrated circuit. type ch2005 dual j - k negative - edge triggered flip - flop

    電子元器件詳細規范.半導體集成電路ch2005型雙下降沿j - k觸發器
  10. According to the redundancy in digital circuits, we investigate the diversified redundancy - restraining techniques for lower - power cmos circuits. to erase the redundant transition of the clock, the logic design of double - edge - triggered flip - flop is presented and applied in sequential circuit design

    為消除時鐘信號的兀余跳變,提出了利用時鐘兩個方向跳變的雙邊沿觸發器邏輯發計並應用於時序電路設計中。
  11. Detail specification for electronic components. semiconductor integrated circuit ct54h74 ct74h74 dual d - type positive edge - triggred flip - flop with preset and clear

    電子元器件詳細規范.半導體集成電路ct54h74 ct74h74型雙上升沿d觸發器有預置端清除端
  12. Base on the theory analysis of the superconducting rsfq digital circuit model, wrspice is used to do time domain simulation of superconducting rsfq digital circuit in this paper, and superconducting jtl, buffer, rs flip - flop, t flip - flop, and or gate are acquired

    在超導rsfq數字電路模型的理論分析基礎上,論文中採用wrspice對超導rsfq數字電路進行時域模擬,得到了超導jtl傳輸線,緩沖器, rs觸發器, t觸發器,或門等基本邏輯單元電路以及電路參數。
  13. Detail specification for type jh2014 htl flip - flop of semiconductor integrated circuit

    半導體集成電路jh2014型htl觸發器詳細規范
  14. Based on the construction of traditional flip - flop, we propose a novel edge - triggered flip - flip using one latch controlled by narrow pulse according to race - hazard of clock. then this principle is adopted in ternary circuit, a new ternary d type edge - triggered flip - fiop based on cmos transmission gate is proposed

    在二值單閂鎖結構邊沿觸發器的基礎上,把利用時鐘信號競爭冒險的思想應用於三值電路中,提出了基於cmos傳輸門的二值d型時鐘信號競爭型邊沿觸發器。
  15. 6. the theoretics of flip - flop anomalous property is perfected, and the oscillatory state of flip - flop is analyzed and the oscillatory frequency calculating equator is provided ; the self - adapting data synchronizer practical circuit with 0 error rate is designed, which can be used to resolve the problem of data synchronizing. the data synchronizer in common use is realized

    6 、對觸發器的不確定性理論作了改進,討論了觸發器的非穩態過程,給出了一些計算觸發器振蕩頻率的公式,設計了自適應數據同步器實現電路,理論誤碼率為0 ,為解決數據同步問題提供了新思路,實現了常用數據同步器。
分享友人