時鐘控制邏輯 的英文怎麼說

中文拼音 [shízhōngkòngzhìluó]
時鐘控制邏輯 英文
ccl
  • : shí]Ⅰ名1 (比較長的一段時間)time; times; days:當時at that time; in those days; 古時 ancient tim...
  • : Ⅰ名詞1 (用銅或鐵製成的響器) bell 2 (計時器) clock 3 (指鐘點、時間) time 4 (沒有把兒的杯子...
  • : 動詞1 (告發;控告) accuse; charge 2 (控制) control; dominate 3 (使容器口兒朝下 讓裏面的液體慢...
  • : Ⅰ動詞1 (製造) make; manufacture 2 (擬訂; 規定) draw up; establish 3 (用強力約束; 限定; 管束...
  • : Ⅰ動1. (巡察) patrol 2. [書面語] (遮攔) blockⅡ名詞1. (巡察) patrol 2. [書面語] (山溪的邊緣) edge
  • : Ⅰ動詞(編輯; 輯錄) collect; compile; edit Ⅱ名詞(整套書籍、資料的各個部分) part; volume; division
  • 時鐘 : [電學] [半] clock時鐘計數器 [自動化] clock counter
  • 控制 : control; dominate; regulate; govern; manage; check; cybernate; manipulate; encraty; rule; rein; c...
  • 邏輯 : logic
  1. The subject has mainly finished designing and debugging software and hardware of a / d decode module, fpga video processing module, video data frame deposit module, base clock produce module, d / a encode module, i2c bus control module, etc. a / d decode module gathers analog tv signals and realize video decode ; fpga video processing module deals with the data after decoding and produces systematic logic control signal ; video data frame deposit module offers the buffering area to a large n umber of high - speed video data ; base clock produce module through input basic video signal offers system accurate relevant synchronous signal ; under control of video processing module d / a decode module convert digital video data into compound tv signal which can be shown in tv directly ; i2c bus control module is used to initialize the chip of system by simulating i * c bus timing

    本課題主要完成了a d解碼模塊、 fpga視頻處理模塊、視頻數據幀存模塊、基準產生模塊、 d a編碼模塊、 i ~ 2c總線模塊等部分軟、硬體設計及調試。其中a d解碼模塊採集模擬電視信號實現視頻解碼; fpga視頻處理模塊對解碼后的數據進行去噪處理的同還負責系統的;視頻數據幀存模塊為大量高速的視頻數據提供緩沖區;基準產生模塊通過輸入基準視頻信號為系統提供精確的相關同步信號; d a編碼模塊在視頻處理模塊的下把數字視頻數據轉換成復合電視信號供顯示用: i ~ 2c總線模塊模擬i ~ 2c總線序實現對系統中編、解碼晶元的初始化。
  2. Gps is a planet wireless conductance system which is global and all - weather, gps can offer high precision time orientation information to infinite user, clock precision reachs 10 ? 6 magnitude 。 not only changes traditional time method of quartz crystal clock, but also replaces wireless shortwave and even more lowfrequency signal and tv signal whose overlay range is limited and low precision, offers advantage to geology field task, achieve automatization and high precision of seismic flow observation

    利用gps授信號全方位、全天候、連續性、實性和高精度的特點,以gps信號為基準來校準本地(晶體振蕩或原子) ,將gps接收機輸出信號的長期穩定度和恆溫晶振的短期穩定度相結合,應用大規模可編程器件,設計和實現了由pc104的實在線授系統。
  3. This design is the first solid - state memory system for satellite, which can confront with multi - clock sources and multi - data sources compatibly. it is the fist design that integrates all functions of data processing and control into a single programed logic device. this design can be an ip core that can bring large advantage when system upgrade in the future

    本星載固存系統是我國星載固存系統中第一個採用多數據源,多源進行兼容設計的單一固存系統;第一個採用ip化、參數化設計思想,採用單一編程器件做為固存系統唯一部件,為以後系統升級帶來了很大好處;第一個採用功耗均衡思想來降低系統功耗。
  4. The detailed functional modules consist of pci protocol conversion module 、 driver and magnifying module 、 control logic 、 clock circuit and configuration circuit

    具體的功能模塊包括pci協議轉換模塊、驅動放大模塊、電路fifo電路和配置電路。
  5. An idea is brought forth to design the total structure of the usb interface ip, the main control logic, the mcu interface ( the function is the same as the pdiusbd12 chip of the philips semiconductor ) and a dpll which is used to synchronize data and separate the clock. this paper also introduces packet recognition, transaction sequencing, sop, eop, reset, resume signal detection / generation, nrzi data encoding / decoding and bit - stuffing, crc generation and checking ( token and data ), packet id ( pid ) generation and checking / decoding,

    提出設計了usb介面電路的整體構架,設計了usb的主要和與mcu的互連的介面(此介面與飛利普的usb介面晶元pdiusbd12兼容) ,也設計了一個數字鎖相環( dpll )來同步數據和分離,並對同步模式的識別、并行/串列轉換、位填充/解除填充、 crc校驗/產生、 pid校驗/產生、地址識別和握手評估/產生做了具體的分析。
  6. The thesis includes the design of hard circuit, pcb ( printed circuit board ), driver and application soft involving a / d board and d / a board. the detailed functional modules consist of multiplex signals select module 、 analog digital conversion module 、 digital analog conversion module 、 pci protocol conversion module 、 driver and magnifying module 、 control logic 、 clock circuit and configuration circuit. the importance of the thesis is a / d board

    本課題包括硬體電路、印刷電路板( pcb ) 、驅動程序和應用軟體的設計,涉及a / d板和d / a板兩大塊部分,具體的功能模塊包括多路信號選擇模塊、模數轉換模塊、數模轉換模塊、 pci協議轉換模塊、驅動放大模塊、電路和配置電路,其中重點是a / d板部分。
  7. The clock and data pulsation signals from upper sensor heads can be received using pin diode, then, amplified and inverted in logical control unit for the purpose of cpu operation. hereinafter, the digital signal will be delivered into the central processing unit ( cpu ) for related calculation, and meanwhile transmitted to a d / a converter for signal recovery after filter and phase - shift circuit

    通過採用pin管接收從傳感頭傳遞下來的脈沖和數據脈沖信號,並將它們放大整形傳送到單元,產生信號,再將數字信號傳送給d / a轉換器,設計了濾波器和移相器電路,還原出了原始的被采樣信號。
  8. The peripheral equipment, which includes serial control, b3g test tools, ddr control, interrupt control, connect the on - chip peripheral bus of powerpc ~ ( tm ) 405. in addition, the clock module and the misc logic module are necessarily to make the b3g test platform work. in order to debug the b3g test platform, the chipscope ~ ( tm ) core is adopted

    在powerpc ~ ( tm ) 405的外圍總線上開發了串口器、 b3g測試工具、雙倍數據流( ddr )內存器、中斷器等外設;整個系統還需要、輔助等模塊;為了方便b3g測試平臺的調試,將chipscope ~ ( tm )核也嵌入到了平臺中。
分享友人