緩沖器模塊 的英文怎麼說

中文拼音 [huǎnchōngkuāi]
緩沖器模塊 英文
bm buffer module
  • : Ⅰ形容詞1 (遲; 慢) slow; unhurried 2 (緩和; 不緊張) not tense; relaxed Ⅱ動詞1 (延緩; 推遲) d...
  • : 名詞1. (器具) implement; utensil; ware 2. (器官) organ 3. (度量; 才能) capacity; talent 4. (姓氏) a surname
  • : 模名詞1. (模子) mould; pattern; matrix 2. (姓氏) a surname
  • : 名詞(古時佩帶的玉器) penannular jade ring (worn as an ornament in ancient china)
  • 模塊 : camac module,camac
  1. The design of each functional module, including the bridge selected module, mlb slave state machine, buffer, ahb master state machine, arbiter. 4

    各功能的設計,包括橋選擇單元、 mlb從狀態機、區、 ahb主狀態機,仲裁; 4
  2. It eliminates the need for agent blocks to have specific knowledge of ram array behind it. it takes care of protocols and latencies in an effort to simplify memory access by the agent blocks. agent blocks " see " a single linear frame buffer, all paging and bank swapping is handled by the and is transparent to the agent blocks

    在嵌入式系統晶元中高速存儲介面控制電路是系統必不可少的重要組成部分,由於有了存儲介面的存在,使得系統內部客戶不必專門了解存儲本身的復雜特性,而只需關心傳輸協議和一些定義的遲滯參數,在客戶看來存儲僅僅是一個線性的幀,所有的換頁、區段切換都交由介面電路來處理,從而大大簡化了客戶對存儲操作的復雜度。
  3. Moreover, by choosing different kinds of write - back strategy, log management system can cooperate with buffer management to implement commit delay and group commit

    日誌管理還通過對日誌回寫策略的調整,配合數據進行延遲提交,成組提交,從而達到提高系統效率的目的。
  4. Research on cmos implementation of wlan transceiver rf front - end is done in this thesis. the transceiver uses the most used super - heterodyne architecture, its rf front - end consists of low noise amplifier, down - converter, up - converter, preamplifier, lo buffer and pll frequency synthesizer

    本論文研究無線局域網收發機射頻前端的cmos實現,該收發機採用超外差式的拓撲結構,其射頻前端主要由低噪聲放大、下變頻、上變頻、末前級、本地振蕩信號和鎖相環型頻率合成組成。
  5. It contains two a / d channels, every channel has a 4kx 16bit buffer. it has three flexible trigger modes : inner trig, outer trig and software trig. vvp platform can support up to 4 plug - in boards ( 8 channel a / d ) to work together

    作為一vvp儀平臺上的插板,採用20msps的16位a d轉換,一插板上設計了2個高速a d轉換通道,每個通道有4k 16位的存儲,可以內部觸發、外部觸發和軟體觸發。
  6. The resource management also implements part of the jca1. 0 standard. thus, any eis system keeping to this standard can be easily added into istx1. 0. in addition, the resource management module combines with that of transaction processing, fulfilling the functions of resource enlist and delist in transaction managers

    Istx1 . 0中的資源管理對系統中使用的所有數據庫進行了統一的連接和復用管理,有效提高了應用程序和istx1 . 0的性能;另外它對jca1 . 0規范進行了支持,任何遵循jca規范的eis系統都能方便地加入到istx1 . 0中;最後它和事務管理結合在一起,共同實現了資源在事務管理中的注冊和注銷功能。
  7. In the dissertation , we discribe the implementation of large capability video data acquisition system based on pci bus of computer 。 the system is composed of data acquisiton card and corresponding software 。 the data acquisiton card include two acquisition channels , 8 - bit digitization at rates up to 13. 5mhz 。 frist , the architecture of the video data acqusition system is studied 。 then , the function and implementation methode of each module are introduced in detail 。 the control module of the video data acqusition card is implemented by using of the isp technology of cpld and vhdl programming technology 。 the a / d converter used assembler to implement the initialazation programe 。 and the double buffer technology is used for large capability data acqusition. because a contiously large memory is difficult to apply in windows operating system 。 finally we use broland c + + to introduced the devleoping procedure of drivers 。

    在實際的研製過程中,利用cpld的在系統可編程( isp )技術和基於vhdl語言的可編程邏輯件設計技術實現了視頻數據採集卡的控制。在視頻的a / d轉換,用匯編程序擬i2c總線對初始化a / d轉換晶元。針對大容量數據採集,採用了雙技術解決wndows操作系統下難以申請到大容童連續內存的間題。
  8. In the description of circuit design, the emphasis is paid the following hardware modules : ad / da inverter, dsp module, external program / data memory, cpld control logic, serial communication module, power module, and so on. problems and the corresponding solutions found in the design and debug stage are discussed, too. finally, the low - level software driver design is presented in detail, including system booting, initialization of dsp registers, cpld logic and timing control, drivers for asynchronous communication fifo, and drivers for ad converter

    在電路分析中,重點介紹了語音的輸入放大和輸出部分、 ad da轉換、 dsp語音壓縮解壓、外部程序數據存儲、 cpld邏輯控制、串列收發組件、電源供電以及dsp的jtag介面等等,並且給出了在硬體電路設計和調試過程中的問題與解決辦法。
分享友人