兆位總線 的英文怎麼說

中文拼音 [zhàowèizǒngxiàn]
兆位總線 英文
megabus
  • : Ⅰ名詞1 (預兆) omen; augury; portent; sign 2 (姓氏) a surname Ⅱ數詞1 (一百萬) million; mega ...
  • : Ⅰ名詞1 (所在或所佔的地方) place; location 2 (職位; 地位) position; post; status 3 (特指皇帝...
  • : Ⅰ動詞(總括; 匯集) assemble; gather; put together; sum up Ⅱ形容詞1 (全部的; 全面的) general; o...
  • : 名詞1 (用絲、棉、金屬等製成的細長的東西) thread; string; wire 2 [數學] (一個點任意移動所構成的...
  1. If, for example, you have four drives that have a maximum throughput of 15mb sec set up on a 40mb sec 68 - pin ultra wide bus, there will be times when the drives will saturate the bus, and performance will reach an upper maximum of close to 40mb sec

    舉個例子,如果您在速度為40元組/秒的68針ultra wide上安裝四個最大吞吐量為15元組/秒的驅動器,有時就會出現驅動器使飽和的情況,性能也將升高到接近40元組/秒的最大值。
  2. The thesis is composed of 9 parts : the background, significance, main topics and innovations in the thesis are introduced in chapter 1 ; in chapter 2, the main function and performance of interface circuits are described from the view of system by using the example of gigabit ethernet ' s transceiver ; the transmission media ' s frequency characteristics and model are analyzed for the high - speed data transmission system in chapter 3 ; the line driver is presented in chapter 4 ; the equalization principles for high - speed data transmission system are introduced in chapter 5 ; a novel adaptive equalizer for 1000base - cx transceiver is presented in chapter 6 ; in chapter 7, a fixed equalizer for 2. 5gbps transceiver is described ; in chapter 8, layout design and measured results are discussed ; at last, the conclusions are drawn in chapter 9. during period of finishing the thesis, i read lots of literatures about the interface circuits in high - speed data transmission system, studied their principles and design techniques, and designed : 1 、 the line driver for 2. 5gbps baseband copper cable transceiver ; 2 、 the fixed equalizer for 2. 5gbps baseband copper cable transceiver ; 3 、 the fixed equalizer for 1. 5gbps sata ( serial at attachment ) transceiver ; 4 、 an adaptive equalizer for 1000base - cx transceiver

    論文由9部分組成:在第一章引言中介紹了論文的背景、意義、國內外研究現狀,以及論文的主要內容和創新;第二章以千以太網為例,從系統的角度介紹了高速數據傳輸系統介面電路的主要功能和性能指標;第三章分析了高速數據傳輸系統的傳輸介質的頻率特性和模型;第四章描述了驅動器的設計原理及其電路實現;第五章描述了高速數據傳輸系統的均衡原理;第六章描述了適用於1 . 25gbps基帶銅纜收發器系統的自適應均衡器的設計原理和電路實現;第七章描述了適用於2 . 5gbps基帶銅纜收發器系統和1 . 5gbps串列硬盤介面( sata )收發器系統的固定均衡器的設計原理及其電路實現;在第八章中分析了電路的版圖設計及晶元測試結果;最後,第九章結了全文。在完成論文期間,查閱了大量的有關高速數據傳輸系統介面電路方面的文獻,較系統地學習了驅動器、傳輸和均衡器等方面的理論知識和電路設計原理,設計了用於: ( 1 ) 2 . 5gbps基帶銅纜收發器系統的驅動器; ( 2 ) 2 . 5gbps基帶銅纜收發器系統的固定均衡器; ( 3 ) 1 . 5gbpssata系統的固定均衡器; ( 4 ) 1 . 25gbps基帶銅纜收發器系統的自適應均衡器。
分享友人