浮點第器 的英文怎麼說

中文拼音 [diǎn]
浮點第器 英文
floating regulator
  • : Ⅰ動詞1 (漂在液體表面) float; drift 2 [方言] (在水裡游) swim Ⅱ形容詞1 (在表面上的) superfici...
  • : Ⅰ名詞1 (液體的小滴) drop (of liquid) 2 (細小的痕跡) spot; dot; speck 3 (漢字的筆畫「、」)...
  • : Ⅰ助詞(用在整數的數詞前 表示次序) auxiliary word for ordinal numbers Ⅱ名詞1 [書面語] (科第) gr...
  • : 名詞1. (器具) implement; utensil; ware 2. (器官) organ 3. (度量; 才能) capacity; talent 4. (姓氏) a surname
  • 浮點 : [計算機] floating decimal; floating point
  1. In chapter 5 we discuss the design of ieee754 standard fpu ( floating point unit ). processor and uart ( universal asynchronous receiver transmitter ), these cores are used in this dissertation, fpu is used for floating point complex fft processor, uart is used for fft processor " s peripheral and our test platform. in chapter 6 we discuss the design for testability, including atpg, bist and jtag method, discuss the different verification and simulation strategy in soc scale facing to different modules, build up the test platform which is used to test high performance application specified digital signal processing processor. in chapter 7 we summarize the research results and creative points, and point out the further work need to do in the future

    五章提出了基於ieee754標準的運算處理的設計和異步串列通信核的設一浙江大學博士學位論文計,提出了適合硬體實現的乘除法、加減運算的結構,運算處理主要用於高速fft處理功能,異步串列通信核主要用於pft處理ip核的外圍擴展模塊以及本文所做的驗證測試平臺中的數據介面部分六章提出了面向系統級晶元的可測試性設計包括了基於掃描測試atpg 、內建自測試bist 、邊界掃描測試jtag設計,在討論可測試性設計策略選擇的問題上,提出了針對不同模塊進行的分別測試策略,提出了層次化jtag測試方法和掃描總線法,提出了基於fpga
  2. Become a kind of new electronics circuit - current - mode circuit. it is replacing the traditional design method of the voltage - mode in the high frequency high - speed signal processing realm 。 this thesis mainly discussed the modified second - generation current conveyors based on the current - mode kinds of new cuicuit components, they are stronger modified standard current - mode parts in fuctions on this foundation. mainly including the modified differential difference current conveyor ( mddccii ) 、 the fully balanced second generation current conveyor ( fbccii ) 、 ( full balances ) four - terminal floating nullor ( fbftfn ) and the current differencing buffered amplifier ( cdba ), they are all function very strong standard current - mode parts, they all can provide some circuit functions of better than general operation amplifier, because they have the voltage importation and the current importation, therefore use it since can carry out the voltage - mode signal processing circuit expediently, can also carry out the current - mode signal processing circuit expediently, and have to increase the benefit bandwidth to accumulate more widely than the voltage - mode, but have their advantages more according to the current - mode filter of the modified current conveyor, because it constitutes in brief, the filter wave function is stronger and they are better than in general use operation amplifier of many advantages, be easy to composing for example 、 high speed 、 frequency bandwidth 、 the power supply voltage requests low 、 consume small, the impedance is different from etc. advantages, otherwise they have biggish dynamic range, and flexible circuit synthesize, so they are the best active parts

    二代電流傳輸ccii入手,重研究了以下幾種改進型的二代電流傳輸:改進的差動差分電流傳輸mddccii 、全平衡二代電流傳輸fbccii 、多輸出四端地零ftfn 、全平衡四端地零fbftfn 、電流差分緩沖放大cdba的電路結構及其模型。然後在此基礎上系統地研究了基於這幾種改進型的二代電流傳輸的濾波的設計方法,主要方法和結果如下:利用mddccii設計了差分式連續時間電流模式低通、帶通濾波;電流模式跳耦結構考爾低通濾波;利用fbccii設計了帶通二階節濾波及電流模式雙二階通用濾波;設計了基於多輸出端ftfn的電流模式二階通用濾波電路;通過數字化開關選擇的基於fbftfn的電流模式通用濾波;設計了基於最少個數電流緩沖放大(兩個cdba )的多功能通用電流模式濾波及其在非理想因素情況下分析。設計濾波的主要方法是採用級聯設計、運算模擬(信號流圖法)和反饋設計(跳耦法) 。
分享友人