第一主線串 的英文怎麼說

中文拼音 [zhǔxiànchuàn]
第一主線串 英文
first primary string
  • : Ⅰ助詞(用在整數的數詞前 表示次序) auxiliary word for ordinal numbers Ⅱ名詞1 [書面語] (科第) gr...
  • : 名詞1 (用絲、棉、金屬等製成的細長的東西) thread; string; wire 2 [數學] (一個點任意移動所構成的...
  • 第一 : first; primary; foremost; first and foremost
  1. In chapter 5 we discuss the design of ieee754 standard fpu ( floating point unit ). processor and uart ( universal asynchronous receiver transmitter ), these cores are used in this dissertation, fpu is used for floating point complex fft processor, uart is used for fft processor " s peripheral and our test platform. in chapter 6 we discuss the design for testability, including atpg, bist and jtag method, discuss the different verification and simulation strategy in soc scale facing to different modules, build up the test platform which is used to test high performance application specified digital signal processing processor. in chapter 7 we summarize the research results and creative points, and point out the further work need to do in the future

    五章提出了基於ieee754浮點標準的浮點運算處理器的設計和異步列通信核的設浙江大學博士學位論文計,提出了適合硬體實現的浮點乘除法、加減運算的結構,浮點運算處理器要用於高速fft浮點處理功能,異步列通信核要用於pft處理器ip核的外圍擴展模塊以及本文所做的驗證測試平臺中的數據介面部分六章提出了面向系統級晶元的可測試性設計包括了基於掃描測試atpg 、內建自測試bist 、邊界掃描測試jtag設計,在討論可測試性設計策略選擇的問題上,提出了針對不同模塊進行的分別測試策略,提出了層次化jtag測試方法和掃描總法,提出了基於fpga
  2. The third part stressed on the design of gantry control print circuit, especially on how to use am85c30 to expand serial port and to realize the master - slave mode multi - point bus serial communication system with the principle gantry control circuit and other subordinate circuits using rs - 485 bus standard. we developed an idea of more tasks and non - occupancy in programming to make sure that the circuit can complete the communication between the gantry control circuit and other circuits within the permissible minimum time in the system

    論文的三部分重點說明了pet系統機電控制部分中機箱控制板的設計,尤其突出介紹了用列通信控制器am85c30實現擴展口,用rs - 485總傳輸標準實現的以該控制板為機,機電控制部分其餘子模塊為從機的從式多點總列通信系統,在軟體設計上引入了種多任務非佔先式編程的思想,使得該控制板能夠在系統允許的最小時間內完成與其餘子模塊之間的信息交換。
  3. The thesis is composed of 9 parts : the background, significance, main topics and innovations in the thesis are introduced in chapter 1 ; in chapter 2, the main function and performance of interface circuits are described from the view of system by using the example of gigabit ethernet ' s transceiver ; the transmission media ' s frequency characteristics and model are analyzed for the high - speed data transmission system in chapter 3 ; the line driver is presented in chapter 4 ; the equalization principles for high - speed data transmission system are introduced in chapter 5 ; a novel adaptive equalizer for 1000base - cx transceiver is presented in chapter 6 ; in chapter 7, a fixed equalizer for 2. 5gbps transceiver is described ; in chapter 8, layout design and measured results are discussed ; at last, the conclusions are drawn in chapter 9. during period of finishing the thesis, i read lots of literatures about the interface circuits in high - speed data transmission system, studied their principles and design techniques, and designed : 1 、 the line driver for 2. 5gbps baseband copper cable transceiver ; 2 、 the fixed equalizer for 2. 5gbps baseband copper cable transceiver ; 3 、 the fixed equalizer for 1. 5gbps sata ( serial at attachment ) transceiver ; 4 、 an adaptive equalizer for 1000base - cx transceiver

    論文由9部分組成:在章引言中介紹了論文的背景、意義、國內外研究現狀,以及論文的要內容和創新;二章以千兆位以太網為例,從系統的角度介紹了高速數據傳輸系統介面電路的要功能和性能指標;三章分析了高速數據傳輸系統的傳輸介質的頻率特性和模型;四章描述了驅動器的設計原理及其電路實現;五章描述了高速數據傳輸系統的均衡原理;六章描述了適用於1 . 25gbps基帶銅纜收發器系統的自適應均衡器的設計原理和電路實現;七章描述了適用於2 . 5gbps基帶銅纜收發器系統和1 . 5gbps列硬盤介面( sata )收發器系統的固定均衡器的設計原理及其電路實現;在八章中分析了電路的版圖設計及晶元測試結果;最後,九章總結了全文。在完成論文期間,查閱了大量的有關高速數據傳輸系統介面電路方面的文獻,較系統地學習了驅動器、傳輸和均衡器等方面的理論知識和電路設計原理,設計了用於: ( 1 ) 2 . 5gbps基帶銅纜收發器系統的驅動器; ( 2 ) 2 . 5gbps基帶銅纜收發器系統的固定均衡器; ( 3 ) 1 . 5gbpssata系統的固定均衡器; ( 4 ) 1 . 25gbps基帶銅纜收發器系統的自適應均衡器。
分享友人