digital control design language 中文意思是什麼

digital control design language 解釋
數字控制設計語言
  • digital : adj. 1. 手指的;指狀的。2. 數字的,數據的。n. 1. (鋼琴等的)琴鍵。2. 手指。
  • control : n 1 支配,管理,管制,統制,控制;監督。2 抑制(力);壓制,節制,拘束;【農業】防治。3 檢查;核...
  • design : vt 1 計劃,企圖,立意要…。2 指定,預定;留給,留著。3 設計,草擬,擬定,籌劃;起草,畫草圖,打(...
  • language : n 1 語言;(某民族,某國的)國語;語調,措詞。2 (談話者或作者所使用的)言語,語風,文風,文體。3...
  1. Digital image processing consume a large amount of memory and time commonly. basing on the advantage of fpga, the paper design harware module by hdl ( hardware language ), i. e., some function is achieved by les ( logic element ) of the fpga. the real - time of digital image processing is achieved by this. the sample and display of digital image is the important part. so, the paper mainly design the sample and desplay module. the sample card is designed and it ’ s word mode is configured according china ’ s cvbs ( composite video bar signal ). for acquiring the image and storing it correctly to sram, the paper design the sample - control module. the sample module can work correctly using least time. the reliability and real - time achieve the reference. according the vga principle and scheduling of the ths8134, the paper design a vga - control module by hdl. firstly, the control signal is synthesized secondly, the horirontal and vertical synchronization signals is synthesized according to the vga interface standard

    圖像處理的特點是處理的數據量大,處理非常耗時,為實現數字圖像的實時處理,本文研究了在fpga上用硬體描述語言實現功能模塊的方法,通過功能模塊的硬體化,解決了視頻圖像處理的速度問題。圖像數據的正確採集和顯示輸出是其中的兩個重要的模塊,因此,本文主要完成了圖像數據的採集和顯示輸出的設計。本文設計了採集卡,並要對其工作模式進行了配置和編寫了採集控制模塊,在採集控制模塊的控制下,將數字圖像數據正確無誤的存儲到了sram中。
  2. Its driver control logic was realized by means of digital integrated circuit in which the pld chips utilized as the carrier. the vhdl, which is the ieee standard design language of integrated circuit, is used as the behavior description language. the compilation, synthesis, simulation and programming are fulfilled in the maxplusii

    設計的重點是驅動板,其驅動控制邏輯以pld晶元為載體通過數字集成電路方式實現,控制邏輯的功能設計是用ieee標準的集成電路設計語言vhdl作為行為描述語言,在maxplus武漢科技大學碩士學位論文環境中進行編譯、綜合、模擬和晶元編程。
  3. This paper projects a utility subdividing drive system of step motor, which consists of digital control module, drive module and power module, it uses at89c52 single chip processor as the core, it realizes the external event or generates control signal by i / o interface, timer and external interruption, the system introduce pld device and isp technology to the design of phase sequencer, it simplified circuit and improved the anti - disturbing capability by using abel - hdl language, this system can realizes data memory, velocity digital control and led display, etc. this paper adopted firstly the single - chip technique to design control system, which replaced old complicated logic control circuit and simplified test process

    本文研究了一種實用的步進電機細分驅動系統,由數字控制模塊、驅動模塊和電源模塊組成,系統以at89c52單片機為核心,通過單片機的i o口、定時器計數器中斷來實現外部事件監控以及控制信號的產生,系統將可編程邏輯器件( pld )器件和在系統編程( isp )新技術引入到細分驅動環行分配器的設計,通過abel _ hdl語言編程實現硬體軟化設計和邏輯重構,大大簡化了電路,並提高了電路抗干擾能力。使系統實現參數存儲,速度數字控制,數碼顯示,進退刀控制等功能。
分享友人