時鐘編碼器 的英文怎麼說

中文拼音 [shízhōngbiān]
時鐘編碼器 英文
clock coder
  • : shí]Ⅰ名1 (比較長的一段時間)time; times; days:當時at that time; in those days; 古時 ancient tim...
  • : Ⅰ名詞1 (用銅或鐵製成的響器) bell 2 (計時器) clock 3 (指鐘點、時間) time 4 (沒有把兒的杯子...
  • : Ⅰ動詞1 (編織) weave; plait; braid 2 (組織; 排列) make a list; arrange in a list; organize; gr...
  • : Ⅰ名詞(表示數目的符號或用具) a sign or object indicating number; code Ⅱ量詞1 (指一件事或一類的...
  • : 名詞1. (器具) implement; utensil; ware 2. (器官) organ 3. (度量; 才能) capacity; talent 4. (姓氏) a surname
  • 時鐘 : [電學] [半] clock時鐘計數器 [自動化] clock counter
  • 編碼器 : (將一項信息變換成一系列數碼信號的電路) coder; encoder; encipheror編碼器方框圖 encoder block diagram
  • 編碼 : encoded; code; coded; encrypt; codogram; coding編碼表 encode table; 編碼程序 builder; 編碼尺 code...
  1. Secondly, compared with some other kinds of comparator structure and based on the preamplifier - latch fast - compare theory, a novel topology of cmos preamplifier latch comparator circuit is presented. considering trade - off between kickback noise and power dissipation, reference resistance value is optimized. according to the encode demands of different stage resolution, clock - control encode circuit is designed

    其後,在具體的子adc設計中,對比各比較類型的優缺點,並基於預放大鎖存快速比較理論,提出一種新型高速低功耗預放大鎖存比較電路拓撲;根據adc系統所允許的參考電壓最大波動限制,在回饋噪聲對輸入參考電平的影響和功耗之間折衷,確定優化的參考電阻串阻值;根據不同級精度的要求,設計出控制電路。
  2. Above all, [ 12 : 8 ] harming error correction theory is mentioned in this paper. the edac circuit designed by vhdl can works normally at different frequency of the cpu clock such as 66mhz 50mhz 40mhz 33mhz. the edac function of the circuit can also be disabled by software tool. meanwhile, some basic devices such as and logic, or logic, not logic and some small scale integrated circuits are also integrated in the fpga

    本論文闡述了12 , 8漢明糾錯設計過程,採用vhdl語言實現糾錯( edac ) ,本設計能夠適應cpu信號clk2的不同頻率,如66mhz 、 50mhz 、 40mhz 、 33mhz ,並且能夠通過軟體的控制使fpga的糾錯功能關閉。
  3. The encoder and decoders in the paper has been tested on the circuit board using the altera ’ s fpga of stratix gx ep1sgx25df672c7 with the system clock of 125mhz

    本文的採用altera公司的fpga晶元stratixgxep1sgx25df672c7在系統125mhz的情況下完成了電路板測試。
  4. Based on the research and analysis of system structure of 10 - bit 100msps pipelined cmos adc, according to the system performance, the specifications of sub _ adc is obtained, while the sub _ adc including the preamplifier - latch comparator, the reference ladder resistance and the clock - control encode circuits are discussed in detail

    基於對10 - bit100mspspipelinedcmosadc系統結構的分析研究,結合系統性能確定了子adc的指標要求,詳細討論並設計了子adc單元模塊的設計,包括預放大鎖存比較,參考電阻串和控制電路。
  5. According to the request of this subject, we have developed the system hardware and software for the slave device and the inspection software running on the pc. in this paper all of the followings is illustrated detailedly, such as the research on the principles of measurement and its realization, three means of water - level measurement that are separately based on photo electricity coder, pressure sensor and potentiometer ; selection of the microchip, we choose an advanced integrated soc ( system on chip ) microchip c8051f021 as the main controller ; realization of signal sampling, processing and its conversion in the mcu ; application of high precision 16 bits adc cmos chip - - ad7705 in our system, designing its interface with the microchip and relevant program ; using a trickle charge timekeeping chip ds1302 in the system which can provide time norm and designing of its i / o interface and program ; additionally, a 4 ~ 20ma current output channel to provide system check - up using ad421. in the system, ad421, ad7705 and the microchip compose spi bus ; to communicate with the master pc, here we use two ways which are separately rs232 and rs485 ; moreover, there are alarm unit, keyboard unit, power supply inspection unit and voltage norm providing unit in the system

    針對研製任務的要求,課題期間研製了下位機系統硬體和軟體,開發了上位機監控軟體,其中所作的具體工作包括:測量原理的研究和在系統中的實現,在本次設計中用三種方法來進行水位測量,分別是旋轉法、液位壓力傳感法和可變電阻法;主控晶元的選擇,我們選用了高集成度的混合信號系統級晶元c8051f021 ;實現了信號的採集和處理,包括信號的轉換和在單片機內的運算;高集成度16位模數轉換晶元ad7705在系統中的應用,我們完成了它與單片機的介面設計及程序制任務;精確晶元ds1302在系統中的應用,在此,我們實現了用單片機的i o口與ds1302的連接和在軟體中對序的模擬,該晶元的應用給整臺儀提供了間基準,方便了儀的使用;另外,針對研製任務的要求,還給系統加上了一路4 20ma模擬信號電流環的輸出電路來提供系統監測,該部分的實現是通過採用ad421晶元來完成的,本設計中完成了ad421與單片機的spi介面任務,協調了它與ad7705晶元和單片機共同構成的spi總線系統的關系,並完成了程序設計;與上位機的通信介面設計,該部分通過兩種方法實現: rs232通信方式和rs485通信方式;系統設計方面還包括報警電路設計、操作鍵盤設計、電源監控電路設計、電壓基準電路的設計。
  6. Using an 8 - depth async fifo solves the synchronization and exchange of data be - tween different clock domains. the data transaction protocol comes from the most basic work way of uart. when the master clock is 16. 7mhz, the pcm side and adpcm side clocks both are 2. 38mhz, the results of simulation show that the latency from the start - bit of pcm data inputting uart receiver to the stop - bit of adpcm data outputted uart transmitter is 14. 3 us and the latency from the start - bit of adpcm data inputting uart receiver to the stop - bit of pcm data outputted uart transmitter is 14. 7 us

    在主為16 . 7mhz , pcm數據端與adpcm數據端均為2 . 38mhz,模擬結果表明從pcm的起始位輸入uart接收到adpcm終止位輸出uart發送的最大延遲為14 . 3 s ,從adpcm的起始位輸入uart的接收到pcm終止位輸出uart發送的最大延遲為14 . 7 s ,設計盡可能的使與解間相差不多,從結果看出基本達到這個要求。
  7. Now, the programmable chip ' s clock becomes faster and faster, the capability of programmable chip is improved very fast also, so more complex function can be implemented in one chip. this design can implement as jpeg coding chip in fpga, it can be used as ip core to other designs

    隨著可程晶元頻率的不斷提高,晶元容量的不斷增大,可以在晶元上實現更復雜功能,這又使可程晶元的應用更加廣泛。本設計可以單獨作為在fpga上實現,也可以作為一個ip核嵌入到其他設計中去。
分享友人